Transient–Induced Latchup in CMOS Integrated Circuits

Transient–Induced Latchup in CMOS Integrated Circuits

          
5
4
3
2
1

Available


Premium quality
Premium quality
Bookswagon upholds the quality by delivering untarnished books. Quality, services and satisfaction are everything for us!
Easy Return
Easy return
Not satisfied with this product! Keep it in original condition and packaging to avail easy return policy.
Certified product
Certified product
First impression is the last impression! Address the book’s certification page, ISBN, publisher’s name, copyright page and print quality.
Secure Checkout
Secure checkout
Security at its finest! Login, browse, purchase and pay, every step is safe and secured.
Money back guarantee
Money-back guarantee:
It’s all about customers! For any kind of bad experience with the product, get your actual amount back after returning the product.
On time delivery
On-time delivery
At your doorstep on time! Get this book delivered without any delay.
Add to Wishlist

About the Book

The book all semiconductor device engineers must read to gain a practical feel for latchup–induced failure to produce lower–cost and higher–density chips. Transient–Induced Latchup in CMOS Integrated Circuits equips the practicing engineer with all the tools needed to address this regularly occurring problem while becoming more proficient at IC layout. Ker and Hsu introduce the phenomenon and basic physical mechanism of latchup, explaining the critical issues that have resurfaced for CMOS technologies. Once readers can gain an understanding of the standard practices for TLU, Ker and Hsu discuss the physical mechanism of TLU under a system–level ESD test, while introducing an efficient component–level TLU measurement setup. The authors then present experimental methodologies to extract safe and area–efficient compact layout rules for latchup prevention, including layout rules for I/O cells, internal circuits, and between I/O and internal circuits. The book concludes with an appendix giving a practical example of extracting layout rules and guidelines for latchup prevention in a 0.18–micrometer 1.8V/3.3V silicided CMOS process. Presents real cases and solutions that occur in commercial CMOS IC chips Equips engineers with the skills to conserve chip layout area and decrease time–to–market Written by experts with real–world experience in circuit design and failure analysis Distilled from numerous courses taught by the authors in IC design houses worldwide The only book to introduce TLU under system–level ESD and EFT tests This book is essential for practicing engineers involved in IC design, IC design management, system and application design, reliability, and failure analysis. Undergraduate and postgraduate students, specializing in CMOS circuit design and layout, will find this book to be a valuable introduction to real–world industry problems and a key reference during the course of their careers.

Table of Contents:
Preface. 1 Introduction. 1.1 Latchup Overview. 1.2 Background of TLU. 1.3 Categories of TLU–Triggering Modes. 1.4 TLU Standard Practice. References. 2 Physical Mechanism of TLU under the System–Level ESD Test. 2.1 Background. 2.2 TLU in the System–Level ESD Test. 2.3 Test Structure. 2.4 Measurement Setup. 2.5 Device Simulation. 2.6 TLU Measurement. 2.7 Discussion. 2.8 Conclusion. References. 3 Component–Level Measurement for TLU under System–Level ESD Considerations. 3.1 Background. 3.2 Component–Level TLU Measurement Setup. 3.3 Influence of the Current–Blocking Diode and Current–Limiting Resistance on the Bipolar Trigger Waveforms. 3.4 Influence of the Current–Blocking Diode and Current–Limiting Resistance on the TLU Level. 3.5 Verifications of Device Simulation. 3.6 Suggested Component–Level TLU Measurement Setup. 3.7 TLU Verification on Real Circuits. 3.8 Evaluation on Board–Level Noise Filters to Suppress TLU. 3.9 Conclusion. References. 4 TLU Dependency on Power–Pin Damping Frequency and Damping Factor in CMOS Integrated Circuits. 4.1 Examples of Different DFreq and DFactor in the System–Level ESD Test. 4.2 TLU Dependency on DFreq and DFactor. 4.3 Experimental Verification on TLU. 4.4 Suggested Guidelines for TLU Prevention. 4.5 Conclusion. References. 5 TLU in CMOS ICs in the Electrical Fast Transient Test. 5.1 Electrical Fast Transient Test. 5.2 Test Structure. 5.3 Experimental Measurements. 5.4 Evaluation on Board–Level Noise Filters to Suppress TLU in the EFT Test. 5.5. Conclusion. References. 6 Methodology on Extracting Compact Layout Rules for Latchup Prevention. 6.1 Introduction. 6.2 Latchup Test. 6.3 Extraction of Layout Rules for I/O Cells. 6.4 Extraction of Layout Rules for Internal Circuits. 6.5 Extraction of Layout Rules between I/O Cells and Internal Circuits. 6.6 Conclusion. References. 7 Special Layout Issues for Latchup Prevention. 7.1 Latchup Between Two Different Power Domains. 7.2 Latchup in Internal Circuits Adjacent to Power–Rail ESD Clamp Circuits. 7.3 Unexpected Trigger Point to Initiate Latchup in Internal Circuits. 7.4 Other Unexpected Latchup Paths in CMOS ICs. 7.5 Conclusion. References. 8 TLU Prevention in Power–Rail ESD Clamp Circuits. 8.1 In LV CMOS ICs. 8.2 In HV CMOS ICs. 8.3 Conclusion. References. 9 Summary. 9.1 TLU in CMOS ICs. 9.2 Extraction of Compact and Safe Layout Rules for Latchup Prevention. Appendix A: Practical Application?Extractions of Latchup Design Rules in a 0.18–mm 1.8 V/3.3V Silicided CMOS Process. A.1 For I/O Cells. A.2 For Internal Circuits. A.3 For Between I/O and Internal Circuits. A.4 For Circuits across Two Different Power Domains. A.5 Suggested Layout Guidelines. Index.


Best Sellers


Product Details
  • ISBN-13: 9780470824078
  • Publisher: John Wiley and Sons Ltd
  • Publisher Imprint: Wiley-Blackwell
  • Height: 247 mm
  • No of Pages: 272
  • Series Title: English
  • Weight: 620 gr
  • ISBN-10: 0470824077
  • Publisher Date: 30 Jul 2009
  • Binding: Hardback
  • Language: English
  • Returnable: N
  • Spine Width: 21 mm
  • Width: 174 mm


Similar Products

How would you rate your experience shopping for books on Bookswagon?

Add Photo
Add Photo

Customer Reviews

REVIEWS           
Click Here To Be The First to Review this Product
Transient–Induced Latchup in CMOS Integrated Circuits
John Wiley and Sons Ltd -
Transient–Induced Latchup in CMOS Integrated Circuits
Writing guidlines
We want to publish your review, so please:
  • keep your review on the product. Review's that defame author's character will be rejected.
  • Keep your review focused on the product.
  • Avoid writing about customer service. contact us instead if you have issue requiring immediate attention.
  • Refrain from mentioning competitors or the specific price you paid for the product.
  • Do not include any personally identifiable information, such as full names.

Transient–Induced Latchup in CMOS Integrated Circuits

Required fields are marked with *

Review Title*
Review
    Add Photo Add up to 6 photos
    Would you recommend this product to a friend?
    Tag this Book
    Read more
    Does your review contain spoilers?
    What type of reader best describes you?
    I agree to the terms & conditions
    You may receive emails regarding this submission. Any emails will include the ability to opt-out of future communications.

    CUSTOMER RATINGS AND REVIEWS AND QUESTIONS AND ANSWERS TERMS OF USE

    These Terms of Use govern your conduct associated with the Customer Ratings and Reviews and/or Questions and Answers service offered by Bookswagon (the "CRR Service").


    By submitting any content to Bookswagon, you guarantee that:
    • You are the sole author and owner of the intellectual property rights in the content;
    • All "moral rights" that you may have in such content have been voluntarily waived by you;
    • All content that you post is accurate;
    • You are at least 13 years old;
    • Use of the content you supply does not violate these Terms of Use and will not cause injury to any person or entity.
    You further agree that you may not submit any content:
    • That is known by you to be false, inaccurate or misleading;
    • That infringes any third party's copyright, patent, trademark, trade secret or other proprietary rights or rights of publicity or privacy;
    • That violates any law, statute, ordinance or regulation (including, but not limited to, those governing, consumer protection, unfair competition, anti-discrimination or false advertising);
    • That is, or may reasonably be considered to be, defamatory, libelous, hateful, racially or religiously biased or offensive, unlawfully threatening or unlawfully harassing to any individual, partnership or corporation;
    • For which you were compensated or granted any consideration by any unapproved third party;
    • That includes any information that references other websites, addresses, email addresses, contact information or phone numbers;
    • That contains any computer viruses, worms or other potentially damaging computer programs or files.
    You agree to indemnify and hold Bookswagon (and its officers, directors, agents, subsidiaries, joint ventures, employees and third-party service providers, including but not limited to Bazaarvoice, Inc.), harmless from all claims, demands, and damages (actual and consequential) of every kind and nature, known and unknown including reasonable attorneys' fees, arising out of a breach of your representations and warranties set forth above, or your violation of any law or the rights of a third party.


    For any content that you submit, you grant Bookswagon a perpetual, irrevocable, royalty-free, transferable right and license to use, copy, modify, delete in its entirety, adapt, publish, translate, create derivative works from and/or sell, transfer, and/or distribute such content and/or incorporate such content into any form, medium or technology throughout the world without compensation to you. Additionally,  Bookswagon may transfer or share any personal information that you submit with its third-party service providers, including but not limited to Bazaarvoice, Inc. in accordance with  Privacy Policy


    All content that you submit may be used at Bookswagon's sole discretion. Bookswagon reserves the right to change, condense, withhold publication, remove or delete any content on Bookswagon's website that Bookswagon deems, in its sole discretion, to violate the content guidelines or any other provision of these Terms of Use.  Bookswagon does not guarantee that you will have any recourse through Bookswagon to edit or delete any content you have submitted. Ratings and written comments are generally posted within two to four business days. However, Bookswagon reserves the right to remove or to refuse to post any submission to the extent authorized by law. You acknowledge that you, not Bookswagon, are responsible for the contents of your submission. None of the content that you submit shall be subject to any obligation of confidence on the part of Bookswagon, its agents, subsidiaries, affiliates, partners or third party service providers (including but not limited to Bazaarvoice, Inc.)and their respective directors, officers and employees.

    Accept

    New Arrivals


    Inspired by your browsing history


    Your review has been submitted!

    You've already reviewed this product!
    ASK VIDYA